## **Highly Integrated Gate Drivers for Si and GaN Power Transistors** Von der Fakultät für Elektrotechnik und Informatik der Gottfried Wilhelm Leibniz Universität Hannover zur Erlangung des akademischen Grades Doktor-Ingenieur (abgekürzt: Dr.-Ing.) genehmigte Dissertation von Herrn Achim Seidel, M. Sc. geboren am 28.08.1986 in Stuttgart ## **Contents** | 1 | Intr | oductio | on | 1 | | | | |---|------|------------------------------------------------|--------------------------------------------------------|----|--|--|--| | | 1.1 | Scope | of This Work | 4 | | | | | | 1.2 | Outlin | e of This Thesis | 5 | | | | | | 1.3 | Contri | butions of This Thesis | 6 | | | | | 2 | Fun | Fundamentals | | | | | | | | 2.1 | Gate I | Orivers and Power Stages | 9 | | | | | | | 2.1.1 | Driver Configurations and Building Blocks | 9 | | | | | | | 2.1.2 | Gate Driver Output Stage | 10 | | | | | | | 2.1.3 | Basic Gate Driver Operation | 12 | | | | | | | 2.1.4 | Gate Loop Parasitics | 13 | | | | | | | 2.1.5 | Buffer Capacitor CDRV | 16 | | | | | | | 2.1.6 | Gate Driver Types | 17 | | | | | | | 2.1.7 | Efficiency of Resonant and Non-Resonant Gate Drivers | 17 | | | | | | | 2.1.8 | Power-Transistor Switching Losses | 19 | | | | | | 2.2 | Power Transistors and Applications | | 21 | | | | | | | 2.2.1 | Silicon Transistors | 21 | | | | | | | 2.2.2 | GaN Transistor | 22 | | | | | | | 2.2.3 | GaN Versus Silicon Transistors | 24 | | | | | | 2.3 | Gate D | Orive Schemes | 28 | | | | | | | 2.3.1 | Unipolar and Bipolar Gate Drive Scheme | 28 | | | | | | | 2.3.2 | Multi-Level Gate Drive Schemes and Active Gate Control | 30 | | | | | | 2.4 | 2.4 Gate Driver Supply and Signal Transmission | | | | | | | | | 2.4.1 | Isolated and Non-Isolated Gate Driver Supplies | 31 | | | | | | | 2.4.2 | Bootstrap Driver Supply | 33 | | | | | | | 2.4.3 | Signal Transmission | 35 | | | | | | | 2.4.4 | Combined Driver Supply and Signal Transmission | 35 | | | | | | | 2.4.5 | Coupling Currents Between Low-side and High-side | 36 | | | | | | | | | | | | | | Gat | e Drive | ers Based on High-Voltage Charge Storing (HVCS) | 39 | | | |------|---------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | 3.1 | The C | oncept of HVCS | 39 | | | | 3.2 | .2 Circuit Options of a Gate Driver Output Stage Based on HVCS | | | | | | 3.3 | Driver | Implementation | 43 | | | | | 3.3.1 | Charge Pump Concept | 43 | | | | | 3.3.2 | Series Regulator | 45 | | | | | 3.3.3 | Level Shifters | 46 | | | | | 3.3.4 | Gate Driver Circuit | 48 | | | | 3.4 | Furthe | r Applications of the Proposed Bootstrap Circuit | 50 | | | | 3.5 | Bootst | rap Capacitor Sizing | 50 | | | | | 3.5.1 | Sizing Equations | 50 | | | | | 3.5.2 | Sizing Equations for Stacked Bootstrap Capacitors | 52 | | | | | 3.5.3 | Sizing Example | 52 | | | | | 3.5.4 | Comparison with Conventional Bootstrap Circuit | 53 | | | | 3.6 | Experi | mental Results | 53 | | | | 3.7 | Compa | arison with Prior Art | 55 | | | | Gate | e Drive | rs Based on High-Voltage Energy Storing (HVES) | 57 | | | | 4.1 | The Co | oncept of HVES | 57 | | | | | 4.1.1 | Gate Charge Delivery | 57 | | | | | 4.1.2 | Gate Drive Speed | 62 | | | | | 4.1.3 | Efficiency Considerations of Buffer Implementation Methods | 65 | | | | | 4.1.4 | | 05 | | | | | 7.1.7 | Bootstrap Capacitor Voltage Clamping | 66 | | | | | 4.1.5 | | | | | | | | Bootstrap Capacitor Voltage Clamping | 66 | | | | 4.2 | 4.1.5<br>4.1.6 | Bootstrap Capacitor Voltage Clamping | 66<br>67 | | | | 4.2 | 4.1.5<br>4.1.6 | Bootstrap Capacitor Voltage Clamping | 66<br>67<br>67 | | | | 4.2 | 4.1.5<br>4.1.6<br>Gate D | Bootstrap Capacitor Voltage Clamping Design Scenarios with HVES Bipolar Gate Drive Operation Driver Implementation | 66<br>67<br>67<br>68 | | | | 4.2 | 4.1.5<br>4.1.6<br>Gate D<br>4.2.1 | Bootstrap Capacitor Voltage Clamping Design Scenarios with HVES Bipolar Gate Drive Operation Oriver Implementation Gate Driver Architectures | 66<br>67<br>67<br>68<br>68 | | | | 4.2 | 4.1.5<br>4.1.6<br>Gate D<br>4.2.1<br>4.2.2 | Bootstrap Capacitor Voltage Clamping Design Scenarios with HVES Bipolar Gate Drive Operation Oriver Implementation Gate Driver Architectures Gate Driver Implementation for a Non-Isolated and an Isolated Supply | 66<br>67<br>67<br>68<br>68<br>70 | | | | 4.2 | 4.1.5<br>4.1.6<br>Gate D<br>4.2.1<br>4.2.2<br>4.2.3 | Bootstrap Capacitor Voltage Clamping Design Scenarios with HVES. Bipolar Gate Drive Operation Oriver Implementation. Gate Driver Architectures. Gate Driver Implementation for a Non-Isolated and an Isolated Supply. Operation as High-Side Gate Driver | 66<br>67<br>68<br>68<br>70<br>72 | | | | 4.2 | 4.1.5<br>4.1.6<br>Gate D<br>4.2.1<br>4.2.2<br>4.2.3<br>4.2.4<br>4.2.5 | Bootstrap Capacitor Voltage Clamping Design Scenarios with HVES. Bipolar Gate Drive Operation Oriver Implementation. Gate Driver Architectures. Gate Driver Implementation for a Non-Isolated and an Isolated Supply Operation as High-Side Gate Driver GaN GIT Support. | 66<br>67<br>68<br>68<br>70<br>72<br>74 | | | | | 4.1.5<br>4.1.6<br>Gate D<br>4.2.1<br>4.2.2<br>4.2.3<br>4.2.4<br>4.2.5<br>Experi | Bootstrap Capacitor Voltage Clamping Design Scenarios with HVES. Bipolar Gate Drive Operation Oriver Implementation. Gate Driver Architectures. Gate Driver Implementation for a Non-Isolated and an Isolated Supply Operation as High-Side Gate Driver GaN GIT Support. Driver Sub-Circuits. | 666<br>677<br>678<br>688<br>700<br>722<br>744 | | | | 4.3 | 4.1.5<br>4.1.6<br>Gate D<br>4.2.1<br>4.2.2<br>4.2.3<br>4.2.4<br>4.2.5<br>Experi | Bootstrap Capacitor Voltage Clamping Design Scenarios with HVES. Bipolar Gate Drive Operation Oriver Implementation. Gate Driver Architectures. Gate Driver Implementation for a Non-Isolated and an Isolated Supply Operation as High-Side Gate Driver GaN GIT Support. Driver Sub-Circuits. mental Results | 666<br>677<br>688<br>688<br>70<br>72<br>74<br>74 | | | | | 3.2<br>3.3<br>3.4<br>3.5<br>3.6<br>3.7 | 3.2 Circui 3.3 Driver 3.3.1 3.3.2 3.3.3 3.3.4 3.4 Furthe 3.5 Bootst 3.5.1 3.5.2 3.5.3 3.5.4 3.6 Experi 3.7 Compa Gate Drive 4.1 The Co 4.1.1 4.1.2 | 3.2 Circuit Options of a Gate Driver Output Stage Based on HVCS 3.3 Driver Implementation. 3.3.1 Charge Pump Concept 3.3.2 Series Regulator 3.3.3 Level Shifters 3.3.4 Gate Driver Circuit 3.4 Further Applications of the Proposed Bootstrap Circuit 3.5 Bootstrap Capacitor Sizing 3.5.1 Sizing Equations 3.5.2 Sizing Equations 3.5.3 Sizing Example 3.5.4 Comparison with Conventional Bootstrap Circuit 3.6 Experimental Results 3.7 Comparison with Prior Art Gate Drivers Based on High-Voltage Energy Storing (HVES) 4.1.1 Gate Charge Delivery 4.1.2 Gate Drive Speed | | | | | | 4.4.3 Comparison with Prior Art | 84 | | | | |----------|-------------------------------------------------|----------------------------------------------------------|-----|--|--|--| | 5 | Gate Drivers for Large Gate Loops Based on HVES | | | | | | | | 5.1 | Introduction | 87 | | | | | | 5.2 | Concept | 88 | | | | | | 5.3 | Implementation | 89 | | | | | | 5.4 | Experimental Results and Comparison to Prior Art | 93 | | | | | 6 | Outlook and Future Work | | | | | | | | 6.1 | Gate Drivers Based on High-Voltage Charge Storing (HVCS) | 97 | | | | | | 6.2 | Gate Drivers Based on High-Voltage Energy Storing (HVES) | 97 | | | | | | 6.3 | Gate Drivers for Large Gate Loops | 99 | | | | | | 6.4 | Boost Converter High-Side Driver Supply | 102 | | | | | 7 | Con | nclusion 10 | | | | | | Appendix | | | | | | | | | Α | Exemplary Gate Loop Inductance Values | 109 | | | | | | В | Losses Caused by Coss | 112 | | | | | | C | Level Shifter Circuit | 114 | | | | | Bil | bliog | raphy | 115 | | | | | Lis | t of | Abbreviations | 131 | | | | | Lis | t of | Symbols | 133 | | | | | Lis | t of | Figures | 139 | | | | | Lis | List of Tables | | | | | | | Lis | t of | Publications by the Author | 145 | | | | | Lis | ist of Master Theses Supervised by the Author | | | | | | | Αb | About the Author | | | | | |